About this item:

226 Views | 174 Downloads

Subjects:

Research Funding:

This research was supported in part by the NSF through XSEDE resources provided by the XSEDE Science Gateways program; and in part by HHSN261200800001E from the NCI; R24HL085343 from the NHLBI; by R01LM011119-01 and R01LM009239 from the NLM; and RC4MD005964 from the NIH; and CNPq (including projects 151346/2013-5 and 313931/2013-5).

Keywords:

  • Science & Technology
  • Technology
  • Computer Science, Hardware & Architecture
  • Computer Science
  • MODEL

Comparative Performance Analysis of Intel Xeon Phi, GPU, and CPU: A Case Study from Microscopy Image Analysis

Tools:

Journal Title:

2014 IEEE 28TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM

Volume:

Volume 2014

Publisher:

, Pages 1063-1072

Type of Work:

Article | Post-print: After Peer Review

Abstract:

We study and characterize the performance of operations in an important class of applications on GPUs and Many Integrated Core (MIC) architectures. Our work is motivated by applications that analyze low-dimensional spatial datasets captured by high resolution sensors, such as image datasets obtained from whole slide tissue specimens using microscopy scanners. Common operations in these applications involve the detection and extraction of objects (object segmentation), the computation of features of each extracted object (feature computation), and characterization of objects based on these features (object classification). In this work, we have identify the data access and computation patterns of operations in the object segmentation and feature computation categories. We systematically implement and evaluate the performance of these operations on modern CPUs, GPUs, and MIC systems for a microscopy image analysis application. Our results show that the performance on a MIC of operations that perform regular data access is comparable or sometimes better than that on a GPU. On the other hand, GPUs are significantly more efficient than MICs for operations that access data irregularly. This is a result of the low performance of MICs when it comes to random data access. We also have examined the coordinated use of MICs and CPUs. Our experiments show that using a performance aware task strategy for scheduling application operations improves performance about 1.29× over a first-come-first-served strategy. This allows applications to obtain high performance efficiency on CPU-MIC systems - the example application attained an efficiency of 84% on 192 nodes (3072 CPU cores and 192 MICs).

Copyright information:

© 2014 IEEE.

Export to EndNote